LHF08CTE
15
4.10 Clear Block Lock-Bits Command
All set block lock-bits are cleared in parallel via the
Clear Block Lock-Bits command. With the master
lock-bit not set, block lock-bits can be cleared using
only the Clear Block Lock-Bits command. If the
master lock-bit is set, clearing block lock-bits requires
both the Clear Block Lock-Bits command and V HH on
the RP# pin. See Table 6 for a summary of hardware
and software write protection options.
Clear block lock-bits operation is executed by a
two-cycle command sequence. A clear block lock-bits
setup is first written. After the command is written, the
device automatically outputs status register data
when read (see Figure 10). The CPU can detect
completion of the clear block lock-bits event by
analyzing the RY/BY# Pin output or status register bit
This two-step sequence of set-up followed by
execution ensures that block lock-bits are not
accidentally cleared. An invalid Clear Block Lock-Bits
command sequence will result in status register bits
SR.4 and SR.5 being set to "1". Also, a reliable clear
block lock-bits operation can only occur when
V CC =V CC2/3/4 and V PP =V PPH1/2/3 . If a clear block
lock-bits operation is attempted while V PP ≤ V PPLK ,
SR.3 and SR.5 will be set to "1". In the absence of
this high voltage, the block lock-bits content are
protected against alteration. A successful clear block
lock-bits operation requires that the master lock-bit is
not set or, if the master lock-bit is set, that RP#=V HH .
If it is attempted with the master lock-bit set and
RP#=V IH , SR.1 and SR.5 will be set to "1" and the
operation will fail. A clear block lock-bits operation
with V IH <RP#<V HH produce spurious results and
should not be attempted.
SR.7.
If a clear block lock-bits operation is aborted due to
When the operation is complete, status register bit
SR.5 should be checked. If a clear block lock-bit error
is detected, the status register should be cleared.
The CUI will remain in read status register mode until
another command is issued.
V PP or V CC transitioning out of valid range or RP#
active transition, block lock-bit values are left in an
undetermined state. A repeat of clear block lock-bits
is required to initialize block lock-bit contents to
known values. Once the master lock-bit is set, it
cannot be cleared.
Table 6. Write Protection Alternatives
Master
Block
Operation
Block Erase or
Byte Write
Lock-Bit
X
Lock-Bit
0
1
RP#
V IH or V HH
V IH
Effect
Block Erase and Byte Write Enabled
Block is Locked. Block Erase and Byte Write Disabled
V HH
Block Lock-Bit Override. Block Erase and Byte Write
Enabled
Set Block
Lock-Bit
0
1
X
X
V IH or V HH
V IH
Set Block Lock-Bit Enabled
Master Lock-Bit is Set. Set Block Lock-Bit Disabled
V HH
Master Lock-Bit Override. Set Block Lock-Bit Enabled
Set Master
Lock-Bit
Clear Block
Lock-Bits
X
0
1
X
X
X
V IH
V HH
V IH or V HH
V IH
Set Master Lock-Bit Disabled
Set Master Lock-Bit Enabled
Clear Block Lock-Bits Enabled
Master Lock-Bit is Set. Clear Block Lock-Bits Disabled
V HH
Master Lock-Bit Override. Clear Block Lock-Bits
Enabled
Rev. 1.3
相关PDF资料
LH28F160S3HNS-TV IC FLASH 16MBIT 100NS 56SSOP
LH28F160S5HNS-S1 IC FLASH 16MBIT 70NS 56SSOP
LH28F320S3HNS-ZM IC FLASH 32MBIT 110NS 56SSOP
LH28F320SKTD-ZR IC FLASH 32MBIT 70NS 48TSOP
LHF00L28 IC FLASH 16MBIT 70NS 48TSOP
LPM409 CHASSIS STNRD 4SLOT CHASSIS W/INPUT LEAD
LS15RB1201J04 POE SPLITTER 10.8W 12V @0.9A
LT1932ES6#TRMPBF IC LED DRIVR WHITE BCKLGT TSOT-6
相关代理商/技术参数
LH28F008SCHT-TL12 制造商:未知厂家 制造商全称:未知厂家 功能描述:x8 Flash EEPROM
LH28F008SCHT-TL15 制造商:未知厂家 制造商全称:未知厂家 功能描述:x8 Flash EEPROM
LH28F008SCHT-V12 制造商:未知厂家 制造商全称:未知厂家 功能描述:x8 Flash EEPROM
LH28F008SCHT-V85 制造商:未知厂家 制造商全称:未知厂家 功能描述:x8 Flash EEPROM
LH28F008SCH-V 制造商:SHARP 制造商全称:Sharp Electrionic Components 功能描述:8-MBIT(1 MB x 8) SmartVoltage Flash MEMORY
LH28F008SCL-12 制造商:SHARP 制造商全称:Sharp Electrionic Components 功能描述:Flash Memory 8M (1M 】8)
LH28F008SCL-85 制造商:SHARP 制造商全称:Sharp Electrionic Components 功能描述:Flash Memory 8M (1M 】8)
LH28F008SCN-12 制造商:未知厂家 制造商全称:未知厂家 功能描述:x8 Flash EEPROM